IS43R16320D-5TL

ISSI
870-IS43R16320D-5TL
IS43R16320D-5TL

製造商:

說明:
DRAM 512M (32Mx16) 200MHz 2.5v DDR SDRAM

ECAD模型:
下載免費的庫載入器,為ECAD工具轉換此文件。瞭解更多關於 ECAD 型號的資訊。

庫存量: 59

庫存:
59 可立即送貨
最少: 1   多個: 1   上限: 200
單價:
HK$-.--
總價:
HK$-.--
估計關稅:

Pricing (HKD)

數量 單價
總價
HK$64.61 HK$64.61
HK$60.17 HK$601.70
HK$58.36 HK$1,459.00
HK$56.96 HK$2,848.00
HK$55.57 HK$6,001.56

商品屬性 屬性值 選擇屬性
ISSI
產品類型: DRAM
RoHS:  
SDRAM - DDR
512 Mbit
16 bit
200 MHz
TSOP-II-66
32 M x 16
5 ns
2.3 V
2.7 V
0 C
+ 70 C
IS43R16320D
Tray
品牌: ISSI
組裝國家: Not Available
擴散國: Not Available
原產國: CN
濕度敏感: Yes
安裝風格: SMD/SMT
產品類型: DRAM
原廠包裝數量: 108
子類別: Memory & Data Storage
電源電流 - 最大值: 430 mA
找到產品:
若要顯示類似商品,請選取至少一個核選方塊
至少選中以上一個核取方塊以顯示在此類別中類似的產品。
所選屬性: 0

此功能需要啟用JavaScript。

CNHTS:
8542319090
USHTS:
8542320028
JPHTS:
8542320216
KRHTS:
8542321010
MXHTS:
8542320299
ECCN:
EAR99

DDR SDRAM

ISSI 512-Mbit DDR SDRAM achieves high-speed data transfer using pipeline architecture and two data word accesses per clock cycle. The 536,870,912-bit memory array is internally organized as four banks of 128Mb to allow concurrent operations. The pipeline allows Read and Write burst accesses to be virtually continuous, with the option to concatenate or truncate the bursts. The programmable features of burst length, burst sequence, and CAS latency enable further advantages. The device is available in 8-bit, 16-bit, and 32-bit data word sizes. Input data is registered on the I/O pins on both edges of Data Strobe signal(s), while output data is referenced to both edges of Data Strobe and both edges of CLK. ISSI 512-Mbit DDR SDRAM commands are registered on the positive edges of CLK.

IS43R32800D 8Mx32 256-Mbit DDR SDRAM

ISSI IS43R32800D 8Mx32 256-Mbit DDR SDRAM achieves high-speed data transfer using pipeline architecture and two data word accesses per clock cycle. The 268,435,456-bit memory array is internally organized as four banks of 64MB to allow concurrent operations. The pipeline allows Read and Write burst accesses to be virtually continuous, with the option to concatenate or truncate the bursts. The programmable features of burst length, burst sequence, and CAS latency enable further advantages.